# Spintronic phenomena and components for memory, logic and RF applications

**Giant MagnetoResistance** 

Benefit in magnetic recording technology

**Tunnel Magnetoresistance** 

Spin-transfer

Magnetic Random Access Memories (MRAM)



Hybrid CMOS/magnetic components for non-volatile and reprogrammable logic

Radio Frequency oscillators based on spin-transfer

Conclusion



# **Acknowledgements**



R.C. Sousa C.Papusoi J.Hérault M.Souza L.Nistor E.Gapihan S.Bandiera G.Prenat U.Ebels D.Houssamedine B.Rodmacq





O. Redon M.C.Cyrille B.Delaet



J.-P. Nozières L. Prejbeanu V.Javerliac K.Mc Kay Work partly supported by the projects **SPINSWITCH** (MRTN-CT-2006-035327) **CILOMAG** (ANR 2007) **HYMAGINE** (ERC2010)



#### **Spin electronics or spintronics :**



Classical image of spin :



All electrons have a spin: wave function described with « up » and « down » components. In non-magnetic material : « up » and « down » spin populations are equal In magnetic material : net spin polarization parallel to magnetization (~50% in Co).





**B.Dieny** 

Current carried in parallel by "spin up" and by "spin down" electrons

Scattering of electrons determined by DOS at  $E_F$ :

Fermi Golden rule:  $\mathbf{P}^{\sigma} \propto \langle i | W | f \rangle^2 D_f(E_F)$ 

Different density of states at Fermi energy for spin-up and spin-down electrons

Different mean free paths and different resistivities for spin-up and spin-down electrons

Example:  $\lambda_{\uparrow Co} = 10nm; \lambda_{\downarrow Co} = 1nm$ 

$$\rho_{\uparrow Co} = 18 \mu \Omega.cm \quad \rho_{\downarrow Co} = 180 \mu \Omega.cm$$

Schematic electronic structure of magnetic metals







## Benefit of GMR in magnetic recording











## Magnetic tunnel junctions - Tunnel magnetoresistance



#### Julliere model of TMR



 $R_{P}$ 

21/01/2011

Fermi Golden rule: proba of tunneling Nb of electrons candidate for tunneling  $\Rightarrow$  tunneling current in each spin channel <u>Parallel configuration</u>  $J^{parallel} \propto D_1^{\uparrow} D_2^{\uparrow} + D_1^{\downarrow} D_2^{\downarrow}$  $P = \frac{D^{\uparrow}(E_F) - D^{\downarrow}(E_F)}{D_2^{\uparrow}}$   $TMR = \frac{\Delta R}{D_2} = 0$ 

**IRFU SPhNucléaire** 

$$P = \frac{D^{+}(E_{F}) - D^{+}(E_{F})}{D^{+}(E_{F}) + D^{+}(E_{F})}$$

tec

$$P^{\sigma} \propto \langle i | W | f \rangle^{2} D_{f}(E_{F})$$

$$\propto D_{i}(E_{F})$$

$$J^{\sigma} \propto D_{1}^{\sigma}(E_{F}) \times D_{2}^{\sigma}(E_{F})$$
Antiparallel configuration

$$J^{antiparallel} \propto D_{1}^{\uparrow}D_{2}^{\downarrow} + D_{1}^{\downarrow}D_{2}^{\uparrow}$$

$$= \frac{2 P_{1} P_{2}}{1 - P_{1} P_{2}} TMR = \frac{\Delta R}{R_{AP}} = \frac{2 P_{1} P_{2}}{1 + P_{1} P_{2}}$$

P~50% in Fe, Co  $\Delta R/R$ ~40 - 70% with alumina barriers

#### Spin polarization of 3d metals



### Giant TMR of MgO tunnel barriers

S.S.P.Parkin et al, Nature Mat. (2004), nmat1256. S.Yuasa et al, Nature Mat. (2004), nmat 1257.

Very well textured MgO barriers grown by sputtering or MBE on bcc CoFe or Fe magnetic electrodes, or on amorphous CoFeB electrodes followed by annealing to recrystallize the electrode.





## Tunneling through crystalline MgO barriers (cont'd)

Co|MgO|Co and CoFe|MgO|CoFe were predicted to show extremely high TMR for well ordered interfaces (W.Butler, Phys.Rev.B.(2000)). New mechanism of spin-filtering during tunneling through MgO according to symmetry of wave functions.

| Spin          | up-up                 | down-                 | up-down               | $G_P/G_{AP}$ |
|---------------|-----------------------|-----------------------|-----------------------|--------------|
| alignment     |                       | down                  | or                    |              |
|               |                       |                       | down=up               |              |
| Fe MgO Fe     | 2.55 x10 <sup>9</sup> | 7.08 ×10 <sup>7</sup> | 2.41 ×10 <sup>7</sup> | 54.3         |
| Co MgO Co     | 8.62 ×10 <sup>8</sup> | 7.51 ×10 <sup>7</sup> | 3.60 ×10 <sup>6</sup> | 147.2        |
| FeCo MgO FeCo | 1.19 ×10 <sup>9</sup> | 2.55 ×10 <sup>6</sup> | 1.74 ×10 <sup>6</sup> | 353.5        |

The conductances above were calculated by integrating over the entire Fermi surface. They assumed 8 layers of MgO.

W.Butler, Alabama Univ



## Magnetic tunnel junctions based on MgO tunnel barriers

As-deposited, CoFeB amorphous, MgO polycristalline
Upon annealing, recrystallization of CoFeB from the MgO interfaces and improvement in MgO crystallinity with (100) bcc texture

Ta<br/>CoFeB(a) as-depo(b)  $270 \circ c$ (c)  $375 \circ c$ MgOCoFeB5nm5nm5nm

J. Hayakawa et al. Jap. J. Appl. Physics 2005

Also, Yuasa et al. Applied Physics Letters, 2005



IRFU SPhNucléaire 21/01/2011

# Tunnel magnetoresistance of 604% at 300 K by suppression of Ta diffusion in CoFeB/MgO/CoFeB pseudo-spin-valves annealed at high temperature

S. Ikeda,<sup>1,a)</sup> J. Hayakawa,<sup>2</sup> Y. Ashizawa,<sup>3,b)</sup> Y. M. Lee,<sup>1,c)</sup> K. Miura,<sup>1,2</sup> H. Hasegawa,<sup>1,2</sup> M. Tsunoda,<sup>3</sup> F. Matsukura,<sup>1</sup> and H. Ohno<sup>1,d)</sup>



Applied Physics Express 2 (2009) 083002

# Large Tunnel Magnetoresistance of 1056% at Room Temperature

in MgO Based Double Barrier Magnetic Tunnel Junction

Lixian Jiang, Hiroshi Naganuma\*, Mikihiko Oogane, and Yasuo Ando

Department of Applied Physics, Graduate School of Engineering, Tohoku University, Aoba, Aramaki, Aoba-ku, Sendai 980-8579, Japan Received June 29, 2009; accepted July 2, 2009; published online July 17, 2009

## Magnetic Tunnel Junctions (MTJ): a reliable path for CMOS/magnetic integration



- Resistance of MTJ compatible with resistance of passing FET (few  $k\Omega$ )
- MTJ can be deposited in magnetic back end process
- No CMOS contamination
- MTJ used as variable resistance controlled by field or current/voltage (Spin-transfer)
- •Commercial CMOS/MTJ products available from EVERSPIN since 2006 (4Mbit MRAM) Implemented in Airbus flight controller





# Spin-transfer

Predicted by Slonczewski (JMMM.159, L1(1996)) and Berger (Phys.Rev.B54, 9359 (1996))

#### **Giant or Tunnel magnetoresistance**:

Acting on electrical current via the magnetization orientation

## **Spin transfer is the reciprocal effect:**

Acting on the magnetization via the spin polarized current



M.D.Stiles et al, Phys.Rev.B.66, 014407 (2002)

#### Conduction electron flow

Reorientation of the direction of polarization of current via incoherent precession/relaxation of the electron spin around the local exchange field

## Torque on the free layer magnetization



 $\Rightarrow$ 

## Magnetization dynamics: Effective field + spin-torque



Effective field term is relatively weak in metallic pillars (<10% of spin-torque term) but more important in MTJ (~30% of spin-torque term)



## Energy dissipation and energy pumping due to spin transfer torque

Without spin torque (standard LLG) 
$$\frac{dE}{dt} = -\frac{\alpha \gamma}{1+\alpha^2} \frac{1}{M_s} |\mathbf{H}_{eff} \times \mathbf{M}|^2 . <\mathbf{0}$$

Dissipation, leading to relaxation towards effective field

 $\frac{\text{With spin torque term}}{\frac{dE}{dt}} = -\frac{\gamma}{1+\alpha^2} \frac{1}{M_s} [\alpha |\mathbf{H}_{eff} \times \mathbf{M}|^2 - \overset{\downarrow}{a_J} (\alpha M_s \hat{\mathbf{M}}_p - \mathbf{M} \times \hat{\mathbf{M}}_p) \times (\mathbf{H}_{eff} \times \mathbf{M})],$ 

dE/dt can be either >0 or <0

With large damping: standard dynamical behavior,

With low damping: New dynamical effects such as spin current induced steady excitations. **The magnetization pumps energy from the spincurrent.** 







## Magnetization switching induced by a polarized current

Katine et al, Phys.Rev.Lett.84, 3149 (2000) on Co/Cu/Co sandwiches (Jc ~2-4.107A/cm²)



 $j_{c}^{P-AP}=1.9.10^{7}A/cm^{2}$  $j_{c}^{AP-P}=1.2.10^{7}A/cm^{2}$ 

By spin transfer, a spin-polarized current can be used to manipulate the magnetization of magnetic nanostructures instead of by magnetic field.  $\Rightarrow$ Can be used as a **new write scheme in MRAM**  $\Rightarrow$ Or to generate steady state oscillations leading to **RF oscillators** 

## Steady magnetic excitations induced by a polarized current



Interesting for RF components



IRFU SPhNucléaire 21/01/2011

## Spintronic components





## Field induced magnetic switching (FIMS) MRAM



## Poor scalability of field induced switching MRAM



Limited scalability due to electromigration in bit/word lines

**Energy barrier KV > 40k\_BT required for thermal stability of the information**,

if V  $\searrow$  ~ F<sup>2</sup>, then K and H<sub>write</sub>  $7 \sim 1/F^2$ 

H<sub>write</sub> in the range 5mT-10mT requiring write current ~ 5-10mA

As a result,  $I_{write} = 1/F^2$  so that current density  $j_{write} = 1/F^3$ 

Electromigration limit: j<sub>max</sub>~10<sup>7</sup>A/cm<sup>2</sup> reached around F=60nm

## Solution 1: Spin-Transfer Torque MRAM

Slonczewski, Berger (1996); STT in MTJ: Huai et al, APL (2004); Fuchs et al, APL (2004)

The bipolar current flowing through the MRAM cell is used to switch the magnetization of the storage layer.

Reading at lower current density then writing so as to not perturb the written information while reading.



#### STT MRAM scalability Ω V<sub>dd</sub> Writing "1" Writing "0" free pinned J<sub>STT</sub> **]⊢** ON ON J<sub>STT</sub> V<sub>dd</sub> 0 $j_{WR in-plane} = \left(\frac{2e}{\hbar}\right) \frac{\alpha t_F}{P} \left(\frac{\mu_0 M_S^2}{2} + 2K\right)$ • Writing determined by a current density \_: •Current through cell proportional to MTJ area

• j<sub>write SST in-plane</sub> ~ 8.10<sup>5</sup>A/cm<sup>2</sup> quasistatic ⇒ 3.10<sup>6</sup>A/cm<sup>2</sup> @10ns
Huai et al, Appl.phys.Lett.87, 222510 (2005) ; Hayakawa, Jap.Journ.Appl.Phys.44 (2005) L1246
•Still need to reduce critical current for switching by factor ~4 to minimize electrical stress on the barrier.

• Concern with thermal stability of the cell below 45nm (superparamagnetic limit)



## Solution 2 : Thermally assisted MRAM

Very similar to Heat Assisted Magnetic Recording (HAMR) Write at elevated temperature (switching easier) – Store at room temperature In TA-MRAM: Heating by current flowing through the cell

Heating+ pulse of magnetic field:





#### Heating Dynamics in TA-MRAM



## Cooling dynamics in TA-MRAM



## Combining spin-transfer with thermally assisted writing

The same bipolar current flowing through the cell is used to both temporarily heat the cell and apply a spin transfer torque to switch the magnetization of the storage layer.



## Scalability of TA-MRAM

#### Heating+ pulse of magnetic field~2.5mT:

Scalability limited by electromigration in bit line (field generation) @ 40nm

#### Heating+ STT:

Same bipolar CPP current used to heat and switch; No Physical limit in downscaling from magnetic point of view down to a few nm;

Can be implemented with : -in-plane magnetized material (exchange biased storage layer) -perpendicular-to-plane magnetized material (variation of M<sub>s</sub> or K with T)





Layout of 1Mbit TA-MRAM demonstrator from Crocus

Technology



## <u>Hy</u>brid <u>Magnetic/CMOS</u> <u>Integrated</u> <u>Electronics</u>

#### ERD-ITRS 2007:

"Nanodevices that implement **both logic and memory in the same device** would **revolutionize** circuit and nanoarchitecture implementation"

Possible with CMOS/MTJ integration thanks to the unique set of qualities of MTJs:







## New hybrid CMOS/MTJ architectures for non-volatile logic

DRAM, SRAM: volatile. Cannot be switched off without loosing information.

However, increasing leakage current with downsizing (thinner gate oxide).



Major benefit in introducing non-volatility in CMOS devices in terms of energy savings





Prototype of non-volatile 8-bits CPU developed by Rohm.

Embedded FeRAM registers to temporarily store the information;

Possibility to turn off power on the temporarily inactive parts of the processor => 50% gain in power consumption

## Instant on restart

However FeRam not fast enough and limited cyclability.

 $\Rightarrow$ Advantage of MTJ's:

Speed Cyclability (magnetic non-volatile flip-flops)







## Magnetic Full Adder (Hitachi, Tohoku University)

Based on

S.Matsunaga et al, Applied Physics Express, vol. 1, 2008.

Dynamic Current Mode Logic

- Dynamic consumption reduction
- Footprint reduction

MTJs

- One input is made non-volatile (instant startup, security)
- Drastic static consumption reduction
- Footprint reduction
- Demonstrator : CMOS 0.18µm,
- MTJs size: 200X100nm<sup>2</sup>

|                | CMOS     | Hybrid            |
|----------------|----------|-------------------|
| Delay          | 224 ps   | 219 ps            |
| Dynamic Power  | 71.1 µW  | 16.3 µW           |
| Writing Time   | 2 ns/bit | 10 (2) ns/bit     |
| Writing Energy | 4 pJ/bit | 20.9 (6.8) pJ/bit |
| Standby Power  | 0,9 nW   | 0 nW              |
| Surface        | 333 µm²  | 315 µm²           |







Same technology as for MRAM

Benefit from "Above IC" technology

With CMOS technology only:



-Slow communication between logic and memory -few long interconnections -complexity of interconnecting paths -larger occupancy on wafer





-Non-volatility in logic -Large energy saving -Fast communication between logic and memory -Numerous short vias -Simpler interconnection paths -Smaller occupancy on wafer

## New paradigm for architecture of complex electronic circuit (microprocessors...)





## Reprogrammable hybrid CMOS/MTJ logic gates

MTJ used as variable resistances to change the switching threshold of CMOS components







## **Examples of CMOS/magnetic integrated circuits**



# RF components based on spin transfer

RF oscillator with perpendicular polarizer:





Injection of electrons with out-of-plane spins; Steady precession of the magnetization of the soft layer adjacent to the tunnel barrier.

Precession (2GHz-40GHz) + Tunnel MR  $\Rightarrow$  RF voltage Interesting for frequency tunable RF oscillators  $\Rightarrow$  Radio opportunism

(SPINTEC patent + Lee et al, Appl.Phys.Lett.86, 022505 (2005) )



## Spin-transfer RF oscillators: linewidth and phase noise

Still too large for practical applications but steady progress thanks to optimization of stack composition and shape



Influence of thermal fluctuations on magnetization dynamics and pillar edge modes

Increasing magnetic volume of oscillator, locking of several oscillators, locking on external source, feedback with PLL...



Phase locking phenomenon: <u>Locking on an external source</u>



CoFe 20nm (fixed)/Cu 4nm/NiFe 5nm (free)

Rippard et al, PRB70, 100406 (2004)



## Precessional switching in MRAM cell with perpendicular polarizer

#### MRAM cell: planar MTJ+perpendicular polarizer



Switching by monopolar pulse of current of duration ~half precession period (30ps-300ps)

Macrospin LLG calculation at 0K assuming STT from perpendicular polarizer only.

70nm\*140nm elliptical , CoFe 3nm

P<sub>sw</sub>=0

P<sub>sw</sub>=1

Same pulse duration for  $P \Rightarrow AP$  and  $AP \Rightarrow P$ 



## Precessional STT-switching





# Conclusion

- GMR discovery has triggered the development of spin-electronics.
   Played a key role in magnetic recording and other sensor applications;
- Spin-valve magnetic concept (free/pinned by exchange anisotropy) also used in MTJ ⇒ Spin engineering;
- Spin-transfer offers a new way to manipulate the magnetization of magnetic nanostructures (switching, steady excitations);
- For CMOS/magnetic integration, MTJ offers more suitable impedance
   ~ few kΩ and larger magnetoresistance than GMR;
- Increasing interest for MRAM in microelectronics industry;
- Besides MRAM, CMOS/MTJ integration quite interesting for logic, reprogrammable logic, innovative architecture;
- Frequency tunable RF oscillators interesting for wireless communications, RF interconnects, microwave assisted magnetic recording.



# Conclusion (cont'd)

Other more basic areas of spinelectronics are being investigated not covered in this presentation:

- •Domain wall manipulation by current;
- •Spin currents without charge current;
- •Spin Hall effect, inverse Spin Hall effect;
- •Spincaloritronics;
- •Magnetic semiconductors, spintronics with semiconductors;
- •Half metallic materials
- Multiferroïcs
- •Spin-injection in semiconductors, spin-collect, spin-manipulation by Rashba effect;
- •Graphene and Carbone nanotube spintronics;
- •Spintronics with topological insulators

Certainly more to come...





